motif_man_v2_copy

Making Cache Coherent SoC Design Easier

April 4, 2024
This white paper discusses the importance of cache coherency in maintaining data integrity across different cache levels for successful SoCs designs. It introduces a solution to save time and derisk designs.

As the number and variety of computing elements in SoCs grow, specific application areas require the tight connection of processing elements through coherency. Interconnect IP makes cache coherent SoC designs easier, saving 50+ person-years effort per project vs DIY solutions.

Explore the challenges and solutions in designing cache-coherent system-on-chip (SoC) architectures. Understand the role cache coherency plays in maintaining data integrity across different cache levels. Learn about interconnect IP as a solution for architects designing heterogeneous SoCs or chiplets. And, explore the various types of coherency plus dig into the complexities introduced by chiplets.

 

This content is sponsored by:

Sponsored

A Deep Dive into Audio Jack Switches and Configurations

The audio jack is an industry-standard connector that has many potential uses in addition to providing basic audio connectivity.

What is the Most Effective Way to Commutate a BLDC Motor?

Brushless direct current electric motors, or BLDC motors for short, are electronically commutated motors powered by a dc electric source via an external motor controller. Unlike...

MEMS versus ECM: Comparing Microphone Technologies

Increasing numbers of devices utilize microphones to capture sound. Two of the most commonly used microphone technologies are MEMS and ECM.

A Long-Range Solution for Triggering Analyzers with Arduino Microcontrollers

Remote measurements using VNAs are becoming an increasingly popular method due to the increased portability of USB vector network analyzers. For applications such as far-field...